IDT23S09E Overview
The IDT23S09E is a high-speed phase-lock loop (PLL) clock buffer, designed to address high-speed clock distribution applications. The zero delay is achieved by aligning the phase between the ining clock and the output clock, operable within the range of 10 to 200MHz. The IDT23S09E is a 16-pin version of the IDT23S05E.
IDT23S09E Key Features
- Phase-Lock Loop Clock Distribution
- 10MHz to 200MHz operating frequency
- Separate output enable for each output bank
- Output Skew < 250ps
- Low jitter <200 ps cycle-to-cycle
- IDT23S09E-1 for Standard Drive
- IDT23S09E-1H for High Drive
- No external RC network required
- Operates at 3.3V VDD
- Spread spectrum patible

