Datasheet4U Logo Datasheet4U.com

WED2ZL361MV - Synchronous Pipeline Burst NBL SRAM

Description

The WEDC SyncBurst

SRAM family employs highspeed, low-power CMOS designs that are fabricated using an advanced CMOS process.

WEDC’s 32Mb SyncBurst SRAMs integrate two 1M x 18 SRAMs into a single BGA package to provide 1M x 36 configuration.

Features

  • Fast clock speed: 166, 150, 133, and 100MHz Fast access times: 3.5ns, 3.8ns, 4.2ns, and 5.0ns Fast OE# access times: 3.5ns, 3.8ns, 4.2ns, and 5.0ns Single +3.3V ± 5% power supply (VCC) Snooze Mode for reduced-standby power Individual Byte Write control Clock-controlled and registered addresses, data I/Os and control signals Burst control (interleaved or linear burst) Packaging:.
  • 119-bump BGA package Low capacitive bus loading This product is subject to change without notice. WED2ZL361M.

📥 Download Datasheet

Datasheet Details

Part number WED2ZL361MV
Manufacturer White Electronic
File Size 357.45 KB
Description Synchronous Pipeline Burst NBL SRAM
Datasheet download datasheet WED2ZL361MV Datasheet

Full PDF Text Transcription

Click to expand full text
www.DataSheet4U.com White Electronic Designs 1Mx36 Synchronous Pipeline Burst NBL SRAM FEATURES Fast clock speed: 166, 150, 133, and 100MHz Fast access times: 3.5ns, 3.8ns, 4.2ns, and 5.0ns Fast OE# access times: 3.5ns, 3.8ns, 4.2ns, and 5.0ns Single +3.3V ± 5% power supply (VCC) Snooze Mode for reduced-standby power Individual Byte Write control Clock-controlled and registered addresses, data I/Os and control signals Burst control (interleaved or linear burst) Packaging: • 119-bump BGA package Low capacitive bus loading This product is subject to change without notice. WED2ZL361MV DESCRIPTION The WEDC SyncBurst — SRAM family employs highspeed, low-power CMOS designs that are fabricated using an advanced CMOS process.
Published: |