Datasheet4U Logo Datasheet4U.com

A3S56D30FTP Datasheet - Zentel

A3S56D30FTP - 256M Double Data Rate Synchronous DRAM

A3S56D30FTP is a 4-bank x 8,388,608-word x 8bit, A3S56D40FTP is a 4-bank x 4,194,304-word x 16bit double data rate synchronous DRAM , with SSTL_2 interface.

All control and address signals are referenced to the rising edge of CLK.

Input data is registered on both edges of data strobe ,and output dat

A3S56D30FTP Features

* - Vdd=VddQ=2.5V+0.2V (-4, -5E, -5) - Double data rate architecture ; two data transfers per clock cycle. - Bidirectional , data strobe (DQS) is transmitted/received with data - Differential clock input (CLK and /CLK) - DLL aligns DQ and DQS transitions with CLK transitions edges of DQS - Commands en

A3S56D30FTP-Zentel.pdf

Preview of A3S56D30FTP PDF
A3S56D30FTP Datasheet Preview Page 2 A3S56D30FTP Datasheet Preview Page 3

Datasheet Details

Part number:

A3S56D30FTP

Manufacturer:

Zentel

File Size:

201.31 KB

Description:

256m double data rate synchronous dram.

📁 Related Datasheet

📌 All Tags