Datasheet4U Logo Datasheet4U.com

ICSSSTUB32866B Datasheet - ICS

ICSSSTUB32866B 25-Bit Configurable Registered Buffer

This 25-bit 1:1 or 14-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V VDD operation. All clock and data inputs are compatible with the JEDEC standard for SSTL_18. The control inputs are LVCMOS. All outputs are 1.8-V CMOS drivers that have been optimized to drive the DDR-II DIMM.

ICSSSTUB32866B Features

* 25-bit 1:1 or 14-bit 1:2 configurable registered buffer with parity check functionality

* Supports SSTL_18 JEDEC specification on data inputs and outputs

* Supports LVCMOS switching levels on CSR and RESET inputs

* Low voltage operation VDD = 1.7V to 1.9V

ICSSSTUB32866B Datasheet (569.97 KB)

Preview of ICSSSTUB32866B PDF
ICSSSTUB32866B Datasheet Preview Page 2 ICSSSTUB32866B Datasheet Preview Page 3

Datasheet Details

Part number:

ICSSSTUB32866B

Manufacturer:

ICS

File Size:

569.97 KB

Description:

25-bit configurable registered buffer.

📁 Related Datasheet

ICSSSTUB32864A 25-Bit Configurable Registered Buffer (ICS)

ICSSSTUB32871A 27-Bit Registered Buffer (ICS)

ICSSSTUB32872A 28-Bit Registered Buffer (ICS)

ICSSSTUBF32866A 25-Bit Configurable Registered Buffer (ICS)

ICSSSTU32864 25-Bit Configurable Registered Buffer (ICS)

ICSSSTU32866 25-Bit Configurable Registered Buffer (Integrated Circuit System)

ICSSSTUA32S869B 14-Bit Configurable Registered Buffer (ICS)

ICSSSTUAF32865A 25-BIT CONFIGURABLE REGISTERED BUFFER (IDT)

TAGS

ICSSSTUB32866B 25-Bit Configurable Registered Buffer ICS

ICSSSTUB32866B Distributor