Datasheet4U Logo Datasheet4U.com

EDD5116AGTA-LI - 512M bits DDR SDRAM WTR

This page provides the datasheet information for the EDD5116AGTA-LI, a member of the EDD5108AGTA-LI 512M bits DDR SDRAM WTR family.

Features

  • Double-data-rate architecture; two data transfers per clock cycle.
  • The high-speed data transfer is realized by the 2 bits prefetch pipelined architecture.
  • Bi-directional data strobe (DQS) is transmitted /received with data for capturing data at the receiver.
  • Data inputs, outputs, and DM are synchronized with DQS.
  • DQS is edge-aligned with data for READs; centeraligned with data for WRITEs.
  • Differential clock inputs (CK and /CK).
  • DLL.

📥 Download Datasheet

Datasheet preview – EDD5116AGTA-LI

Datasheet Details

Part number EDD5116AGTA-LI
Manufacturer Elpida Memory
File Size 573.52 KB
Description 512M bits DDR SDRAM WTR
Datasheet download datasheet EDD5116AGTA-LI Datasheet
Additional preview pages of the EDD5116AGTA-LI datasheet.
Other Datasheets by Elpida Memory

Full PDF Text Transcription

Click to expand full text
PRELIMINARY DATA SHEET 512M bits DDR SDRAM WTR (Wide Temperature Range) EDD5108AGTA-LI (64M words × 8 bits) EDD5116AGTA-LI (32M words × 16 bits) Specifications • Density: 512M bits • Organization ⎯ 16M words × 8 bits × 4 banks (EDD5108AGTA) ⎯ 8M words × 16 bits × 4 banks (EDD5116AGTA) • Package: 66-pin plastic TSOP (II) ⎯ Lead-free (RoHS compliant) • Power supply: VDD, VDDQ = 2.5V ± 0.2V • Data rate: 400Mbps/333Mbps/266Mbps (max.) • Four internal banks for concurrent operation • Interface: SSTL_2 • Burst lengths (BL): 2, 4, 8 • Burst type (BT): ⎯ Sequential (2, 4, 8) ⎯ Interleave (2, 4, 8) • /CAS Latency (CL): 2, 2.
Published: |