Datasheet4U Logo Datasheet4U.com

CY7C1372KV25 - 18-Mbit (512K x 36/1M x 18) Pipelined SRAM

This page provides the datasheet information for the CY7C1372KV25, a member of the CY7C1370KV25 18-Mbit (512K x 36/1M x 18) Pipelined SRAM family.

Datasheet Summary

Features

  • Pin-compatible and functionally equivalent to ZBT™.
  • Supports 200-MHz bus operations with zero wait states.
  • Available speed grades are 200 and 167 MHz.
  • Internally self-timed output buffer control to eliminate the need to use asynchronous OE.
  • Fully registered (inputs and outputs) for pipelined operation.
  • Byte write capability.
  • Single 2.5 V core power supply (VDD).
  • 2.5 V I/O power supply (VDDQ).
  • Fast clock-to-output times.
  • 3.2 ns (for 200-MHz devic.

📥 Download Datasheet

Datasheet preview – CY7C1372KV25

Datasheet Details

Part number CY7C1372KV25
Manufacturer Cypress Semiconductor
File Size 1.16 MB
Description 18-Mbit (512K x 36/1M x 18) Pipelined SRAM
Datasheet download datasheet CY7C1372KV25 Datasheet
Additional preview pages of the CY7C1372KV25 datasheet.
Other Datasheets by Cypress Semiconductor

Full PDF Text Transcription

Click to expand full text
CY7C1370KV25 CY7C1372KV25 18-Mbit (512K × 36/1M × 18) Pipelined SRAM with NoBL™ Architecture 18-Mbit (512K × 36/1M × 18) Pipelined SRAM with NoBL™ Architecture Features ■ Pin-compatible and functionally equivalent to ZBT™ ■ Supports 200-MHz bus operations with zero wait states ❐ Available speed grades are 200 and 167 MHz ■ Internally self-timed output buffer control to eliminate the need to use asynchronous OE ■ Fully registered (inputs and outputs) for pipelined operation ■ Byte write capability ■ Single 2.5 V core power supply (VDD) ■ 2.5 V I/O power supply (VDDQ) ■ Fast clock-to-output times ❐ 3.
Published: |